1. FlexNoC Physical splits out the interconnect design so it can be verified independent of the rest of an SoC.

Network-on-Chip Gets Automated Timing Closure

May 6, 2015
Arteris FlexNoC Physical delivers Network-on-Chip automated timing closure.

Arteris FlexNoC is a Network-on-Chip (NoC) interconnect designed for building high-performance System-on-Chip (SoC) platforms. The use of a third-party NoC interconnect can reduce time to market and result in smaller die sizes that in turn reduces cost. The modular design makes derivative chip design easier as well. It can handle a range of architectures including AXI, OCP, and AHB in addition to proprietary interfaces.

The new FlexNoC Physical product is designed for automated timing closure with FlexNoC designs. It can save as much as three months of work due to timing closures on complex SoC designs (Fig. 1). This in turn reduces the cost of the SoC.

The challenges addressed by FlexNoC Physical are significant because of the tight timing requirements on today’s SoCs. These are often so large that signals cannot move from one side of the SoC to the other in one clock cycle. These designs require timing pipelines to latch data as required by the system timing specifications.

2. FlexNoC Physical automatically inserts pipelines to handle timing requirements.

FlexNoC Physical adds timing pipelines automatically as necessary for a given design (Fig. 2). In the past these adjustments were done manually. The auto-pipe approach allows the SoC floorplan to be done early in the design cycle with the NoC timing handled independent of the modules it connects. It also provides a finer-grain implementation because the system does not care how many auto pipes are used or where they are incorporated.

The reason Arteris’ approach is important is because not all SoC designs are possible. There have been a number of large SoC designs that had to be scrapped because the timing requirements could not be met. This was not determined until after all the systems were integrated, because the timing closure was done last.

FlexNoC Physical allows the NoC timing to be locked down early in the design cycle. The final FlexNoC layout with a workable timing closure will allow the final SoC design to be workable (Fig. 3).

3. The final FlexNoC layout and timing design can be verified independent of the modules it connects.

Sponsored Recommendations

What are the Important Considerations when Assessing Cobot Safety?

April 16, 2024
A review of the requirements of ISO/TS 15066 and how they fit in with ISO 10218-1 and 10218-2 a consideration the complexities of collaboration.

Wire & Cable Cutting Digi-Spool® Service

April 16, 2024
Explore DigiKey’s Digi-Spool® professional cutting service for efficient and precise wire and cable management. Custom-cut to your exact specifications for a variety of cable ...

DigiKey Factory Tomorrow Season 3: Sustainable Manufacturing

April 16, 2024
Industry 4.0 is helping manufacturers develop and integrate technologies such as AI, edge computing and connectivity for the factories of tomorrow. Learn more at DigiKey today...

Connectivity – The Backbone of Sustainable Automation

April 16, 2024
Advanced interfaces for signals, data, and electrical power are essential. They help save resources and costs when networking production equipment.

Comments

To join the conversation, and become an exclusive member of Electronic Design, create an account today!