Synapticad Simulator Significantly Reduces Debug Time
The VeriLogger Extreme compiled-code Verilog 2001 simulator promises to significantly reduce simulation debug time and offers fast simulation of both RTL and gate-level simulations with SDF timing information. The application supports design libraries