HyperTransport

Oct. 14, 2002
High-Performance Processor Interconnect Gains Wide Support HyperTransport (HT) is on its way to widespread use in embedded systems. It is the chosen interconnect for a number of new processors, such as Broadcom's...
High-Performance Processor Interconnect Gains Wide Support HyperTransport (HT) is on its way to widespread use in embedded systems. It is the chosen interconnect for a number of new processors, such as Broadcom's (www.broadcom.com) BCM1400 and AMD's (www.amd.com) Opteron. There is also a large collection of bridge and interface devices with HyperTranport links like PLX's (www.plxtech.com) PowerDrive HT7520 Tunnel-to-Dual PCI-X Bridge and SiPackets' (www.sipackets.com) SP1011 PCI bridge.

HyperTransport provides a high-speed interconnect for processors, memory, and devices. The standard defines a tunneling architecture whereby a HyperTransport device will forward packets not destined for the device. In a one-processor system, data moves through a daisy chain of HyperTransport devices. Bridges provide access to ports like a PCI-X bus. This highlights HyperTransport's complementary nature with other interconnect standards such as PCI-X, InfiniBand, and PCI Express. More complex HT architectures are possible if the number of HT links is increased to more than two. Communication systems can be created where packets are passed through a daisy-chain architecture. Additional processing or routing is possible using the third link. Links can often be configured for an SPI-4 Phase 2 interface

HyperTransport multiprocessor shared memory implements a nonuniform memory access (NUMA) architecture. Coherent and noncoherent caching is supported.

The standard covers a range of details from error recovery to power management. For details, check out the HyperTransport Consortium's Web site, www.hypertransport.org.

See associated table.
See associated figures 1, 2, and 3.

Simple Interface, Low Pin Count HyperTransport uses two unidirectional links plus power and control lines. The bus width and bandwidth scale as expected, but the pin count grows a little differently because of the additional power (and ground) lines included as the number of data pins grows.

See associated table and figure.

About the Author

William G. Wong | Senior Content Director - Electronic Design and Microwaves & RF

I am Editor of Electronic Design focusing on embedded, software, and systems. As Senior Content Director, I also manage Microwaves & RF and I work with a great team of editors to provide engineers, programmers, developers and technical managers with interesting and useful articles and videos on a regular basis. Check out our free newsletters to see the latest content.

You can send press releases for new products for possible coverage on the website. I am also interested in receiving contributed articles for publishing on our website. Use our template and send to me along with a signed release form. 

Check out my blog, AltEmbedded on Electronic Design, as well as his latest articles on this site that are listed below. 

You can visit my social media via these links:

I earned a Bachelor of Electrical Engineering at the Georgia Institute of Technology and a Masters in Computer Science from Rutgers University. I still do a bit of programming using everything from C and C++ to Rust and Ada/SPARK. I do a bit of PHP programming for Drupal websites. I have posted a few Drupal modules.  

I still get a hand on software and electronic hardware. Some of this can be found on our Kit Close-Up video series. You can also see me on many of our TechXchange Talk videos. I am interested in a range of projects from robotics to artificial intelligence. 

Sponsored Recommendations

Comments

To join the conversation, and become an exclusive member of Electronic Design, create an account today!