Structured ASICs Now Pack Up To 2 Million Programmable Gates

Sept. 1, 2003
The latest version of the XPressArray structured ASIC family improves density by 40% over the previous XPressArray series. The XPA-HD runs at clock speeds of up to 200 MHz and offers up to 2 million programmable gates and up to 1.4 Mbits of embedded...

The latest version of the XPressArray structured ASIC family improves density by 40% over the previous XPressArray series. The XPA-HD runs at clock speeds of up to 200 MHz and offers up to 2 million programmable gates and up to 1.4 Mbits of embedded memory. The XpressArrays are designed with FPGA conversions in mind, so customers can create prototypes using existing FPGA tools. An available cell library includes delay-locked loops, phase-locked loops, and RAM blocks that match the blocks offered by the FPGA vendors. Prototypes can be shipped in less than 10 days after customer sign-off of validated configuration. Nonrecurring engineering charges range from $80,000 to 200,000, while unit prices can be as little as $6 apiece in annual quantities of 50,000 units.

AMI Semiconductor Inc.www.amis.com; (208) 234-6890

About the Author

Dave Bursky | Technologist

Dave Bursky, the founder of New Ideas in Communications, a publication website featuring the blog column Chipnastics – the Art and Science of Chip Design. He is also president of PRN Engineering, a technical writing and market consulting company. Prior to these organizations, he spent about a dozen years as a contributing editor to Chip Design magazine. Concurrent with Chip Design, he was also the technical editorial manager at Maxim Integrated Products, and prior to Maxim, Dave spent over 35 years working as an engineer for the U.S. Army Electronics Command and an editor with Electronic Design Magazine.

Sponsored Recommendations

Comments

To join the conversation, and become an exclusive member of Electronic Design, create an account today!