TechXchange: Designing with Chiplets

Mixing dies, interposers, and designs to fabricate new solutions.
Nov. 5, 2024

What You'll Learn

  • What are chiplets
  • How chiplets are designed and connected
  • Chiplet packaging

This TechXchange collects together content that address chiplet technology. 

Related TechXchanges

 Check out more topic focused technology that impacts the design and use of chiplets. 

Dreamstime.com
Chip Packaging TechXchange
Taking a close look at chip packaging technology including new advances such as chiplets.
ID 38307812 © Cammeraydave - Dreamstime.com
promo_id_38307812__cammeraydave__dreamstime
Check out the newest TechXchanges on Electronic Design
ID 76795646 © Cybrain | Dreamstime.com
promo__id_76795646__cybrain__dreamstime
Data centers and cloud data centers employ a lot of hardware and software, much of which is specific to those environments. Designing these systems touches on a range of different...

Chiplet Videos

This videos delve into chiplet technology, use and implementation. 

Embracing the Chiplet Journey
How can chiplets address the ever-increasing compute demands of SoCs and processors?
Chiplets connected via the Universal Chiplet Interconnect Express
Cadence's UCIe demo presents key features and interoperability support, and also discusses the future of chiplet technology in high-performance SoCs.
Hseyin/Adobe Stock
Trends in 2025 Chiplet Design
Find out how chip packaging and chiplets will deliver more AI acceleration in the data center.
Chiplet Market Today and Where We’re Headed
Objective Analysis’ Jim Handy provides insight into the growth of chiplets.
How Chiplets Accelerate Generative AI Applications
This superpanel explores the role of chiplets in advancing ever-expanding generative AI technology.
Open Chiplet Ecosystem at the Package Level
The UCIe Consortium’s Brian Rea gives a short overview of the Universal Chiplet Interconnect Express.
ARM’s Chiplet System Architecture Streamlines Chip Design
Arm’s Chiplet System Architecture, which addresses key chip design challenges, builds on the Neoverse Compute Subsystem and AMBA.
What will Chiplets Look Like in 2029?
Wrapping up the 2024 Chiplet Summit, this panel session discussed the huge advantages and persistent challenges presented by chiplets.
Can Chiplets Solve Semiconductor Challenges?
With the right investments, chiplets can help solve long-standing industry challenges such as increasing costs and supply disruptions, resulting in a world where devices are more...
Ed Whitepaper Promo Finished
This webinar is an Electronic Design Member Exclusive Event. Please log in to view the video archive of our panel of EDA experts.

Overview of Chiplets

This section takes a look at what chiplets are and where the technology is headed. 

imec
imec_automotive_chiplets_header_small
With chiplets gaining traction, chip designers face a critical question: When should you step away from a monolithic ASIC? The answer, according to IC-Link by imec, is complicated...
Andrei Dzemidzenka, Dreamstime
semiconductor_ip_stock_promo2
Learn more about Pike Creek and its potential implications as the first test chip featuring chiplets linked by the UCIe standard.
86230086 © Flynt | Dreamstime.com
dreamstime_flynt_86230086promo
When it comes to chiplets, it’s all about packaging technology.
17001699 © Toniflap | Dreamstime.com
Oa Dreamstime L 17001699
Jim Handy’s crystal ball reveals trends about many topics, ranging from memory chips to generative AI.
Chiplet Market Today and Where We’re Headed
Objective Analysis’ Jim Handy provides insight into the growth of chiplets.

The Chiplet Ecosystem

These articles take a look at the growing ecosystem for chiplets and related design tools. 

Arm
arm_csa_standard_promo_image_web
The new standard will enable companies to design custom chiplets within a shared interconnect ecosystem.
ARM’s Chiplet System Architecture Streamlines Chip Design
Arm’s Chiplet System Architecture, which addresses key chip design challenges, builds on the Neoverse Compute Subsystem and AMBA.
Dreamstime
cadence_chiplet_promo_dreamstime
Learn more about the motivations behind Cadence’s new Arm-based system chiplet in the latest installment of The Briefing.
Intel
intelxeonpromo
Intel’s latest data-center CPU is a prelude to the process and packaging innovations it has in store for 2024.
Synopsys
Promo Multi Die Synopsiys Web
Explore the main driving forces behind today’s multi-die systems, how they’re becoming the choice system architecture, and how they’re catalyzing the next wave of semiconductor...
zGlue
Ucie Promo
The recently announced Universal Chiplet Interconnect Express standard, based on PCIe and CXL, will help simplify chip design.
zGlue
Ces Z Glue Promo
zGlue’s ChipBuilder Pro lets designers create chips using its 2.5D chiplet Smart Fabric.
Tsmc Arm Chiplets Promo
TSMC Works With Arm to Chart Future of Chiplets
Intel-Neuromorphic-system-2.jpg
Intel Adds New Technology to Advanced Packaging Arsenal

Chiplet Design Tools and Technology

These articles take a look at tools for designing and implementing chiplets.

Ansys
ansys_3d_ic_omniverse_promo_web
Learn how Ansys leverages NVIDIA’s Omniverse to unlock the future of 2.5D and 3D multi-die systems.
Siemens
siemenssamsungsiliconwaferpromo_web
The company rolled out Calibre 3D Thermal to help deliver fast and accurate die-level thermal analysis of 3D IC designs.
91824901 © Forance | Dreamstime.com
wafer_dreamstime_l_91824901
Explore Keysight’s Chiplet PHY Designer tool and the game-changing UCIe standard in chip design.

Chiplet Connectivity

Chips are not standalone items. They require underlying support and connectivity. These articles take a look at this technology and related issues. 

Intel
intel_chiplets_ucie_package_promo
Learn more about the UCIe 2.0 specification and how it could untangle the technical and business challenges holding back the future of chiplets.
Open Chiplet Ecosystem at the Package Level
The UCIe Consortium’s Brian Rea gives a short overview of the Universal Chiplet Interconnect Express.
Eliyan
eliyan_aigenerated
Discover how the Universal Memory Interface tackles substrate- and die-level real-estate challenges in chiplet-based design, unlocking performance and scalability.
Intel
promo_intelocichiplet2_web
Intel paired one of its CPUs with an optical compute interconnect (OCI) chiplet.

Using Chiplets

Dreamstime_jaroonittiwannapong and Broadcom
chipprocessor_dreamstime_jaroonittiwannapong_35384
The tech integrates 2.5D packaging technology and 3D silicon stacking to usher in the next generation of “superchips” for AI.
Intel
intel_gaudi_3_promo_web
The company’s next-gen AI silicon adds more accelerator cores, faster networking, and extra high-bandwidth memory.
AMD
Amd Versal Promo
The Versal Premium adaptive System-on-Chip (SoC) targets EDA simulation and verification applications.
Marian_Mocanu_Dreamstime
Promo Marian Mocanu Dreamstime
Intel’s Agilex 7 with R-Tile support works with PCIe 5.0 and CXL.
Intel_Manufacturing_Wafer_Promo
Intel Introduces New Way to Stack Chips on Top of Each Other
The zGlue chip
This silicon interposer fabric lets developers integrate multiple die into a single, compact chip. It is ideal for compact form factors needed for applications like wearable devices...

More Electronic Design TechXchanges

ID 38307812 © Cammeraydave - Dreamstime.com
promo_id_38307812__cammeraydave__dreamstime
Check out the newest TechXchanges on Electronic Design
Dreamstime
techxchange_1920_x1080
Your starting point for latest articles on a range of electronic design topics.

About the Author

William G. Wong

Senior Content Director - Electronic Design and Microwaves & RF

I am Editor of Electronic Design focusing on embedded, software, and systems. As Senior Content Director, I also manage Microwaves & RF and I work with a great team of editors to provide engineers, programmers, developers and technical managers with interesting and useful articles and videos on a regular basis. Check out our free newsletters to see the latest content.

You can send press releases for new products for possible coverage on the website. I am also interested in receiving contributed articles for publishing on our website. Use our template and send to me along with a signed release form. 

Check out my blog, AltEmbedded on Electronic Design, as well as his latest articles on this site that are listed below. 

You can visit my social media via these links:

I earned a Bachelor of Electrical Engineering at the Georgia Institute of Technology and a Masters in Computer Science from Rutgers University. I still do a bit of programming using everything from C and C++ to Rust and Ada/SPARK. I do a bit of PHP programming for Drupal websites. I have posted a few Drupal modules.  

I still get a hand on software and electronic hardware. Some of this can be found on our Kit Close-Up video series. You can also see me on many of our TechXchange Talk videos. I am interested in a range of projects from robotics to artificial intelligence. 

Sign up for our eNewsletters
Get the latest news and updates

Voice Your Opinion!

To join the conversation, and become an exclusive member of Electronic Design, create an account today!